# CS 151B: Homework 1

Jonathan Woong 804205763 Spring 2017 Discussion 1A

Monday  $10^{\rm th}$  April, 2017

Figure B.8.8 on page B-55 illustrates the implementation of the read ports of the register file for the MIPS datapath. Your task is to design a new register file that has only two registers and each register has only three bits of data. This new register file has only one read port. Redraw Figure B.8.8 so that every wire in your diagram corresponds to only 1 bit of data (unlike the diagram in Figure B.8.8, in which some wires are 5 bits and some wires are 32 bits). Redraw the registers using D flip-flops. You do not need to show how to implement a D flip-flop or a multiplexer.



Show the minimal sequence of MIPS instructions for the following C statement:

$$b[12-i]=b[i+j]-x;$$

In the C program, b is declared as an array of four-byte integers and i, j, x are declared as four-byte integer scalars. Variables i, j, x are stored in, respectively, registers 5, 8, and 13. The base address of array b is  $3,880,220_{10}$ .

\$1 is a temporary register address of  $\mathbf{b}$  in hex is  $0 \times 003 B351 C$ 

```
\# \$1 = i+i
add
          $1,$5,$8
                             \# \$1 = 4(i+j)
          $1,$1,2
sll
                             \# \$2 = b
          2,0x003B
lui
          \$2\,,\$2\,,0\,x351C
ori
                             \# \$3 = b/0/
          $3,0($2)
lw
                             \# \$4 = \&b[i+j]
add
          $4,$3,$1
                             \# \$4 = b[i+j]
          $4,0($4)
lw
                            \# \$6 = b / i + j / - x
         $6,$4,$13
\mathbf{sub}
          $7,12
                            # $7 = 12
li
                            \# \$1 = 12-i
          $1,$7,$5
\mathbf{sub}
                            \# \$1 = 4(12-i)
sll
          $1,$1,2
                             \# \$9 = \&b/12 - i/
          $9,$3,$1
add
                             \# b/12-i/ = b/i+j/-x
          $6,0($9)
\mathbf{sw}
```

Show the minimal sequence of MIPS instructions that extract bits 11 through 16 from register \$11 and use that value to replace bits 26 through 31 of register \$12, without changing register \$11 and without changing the other 26 bits of register \$12. Note that the bit numbering is little endian.

| srl | \$2,\$11,11  | # \$2 = \$11 >> 11 |
|-----|--------------|--------------------|
| sll | \$2,\$2,26   | # \$2 = \$2 << 26  |
| srl | \$12,\$12,6  | # \$12 = \$12 >> 6 |
| add | \$2,\$2,\$12 | # \$2 = \$2 + \$12 |

Before the MIPS processor executes the following code segment, the value in register 5 (\$5) is 29. What will be the values in register 1 and in register 2 after the entire code segment is executed? Show the values in hex. Explain your answer.

Register 1 will contain 0x0 and register 2 will contain 0x0. This is because M[\$0 + 24] is the start of the sequence of bytes that represent 0x019E0000 (little endian).

Translate the following MIPS assembly instruction into machine code.

**sh** \$4, 36(\$27)

| 101001 00100 | 11011 | 0000000000100100 |
|--------------|-------|------------------|
|--------------|-------|------------------|

Consider the following C code segment:

```
while (a[i] != 33) {
  if (a[i] > y)
    z = z + a[i];
  else
    z = z - y;
  i++;
}
```

Assume that all the variables are declared as four-byte integers. i, y, z are stored in registers \$5,\$7,\$12 respectively. The base of array a is stored in register \$11. The program was compiled into the assembly to the right. Convert the assembly program to machine code.

```
. text
                   452
         addi
                   $15,$0,33
                   $4$,$5,2
loop:
          sll
                   $4,$11,$4
         add
         l\mathbf{w}
                   $4,0($4)
                   $4,$15,next
         \mathbf{beq}
         addi
                   $5,$5,1
          slt
                   $3,$7,$4
                   $3,$0,notlt
         beq
         add
                   $12,$12,$4
         j
                   loop
notlt:
         sub
                   $12,$12,$7
                   loop
next:
```

| insn                             | address        | op     | rs                               | rt    | rd                  | shamt | func   |
|----------------------------------|----------------|--------|----------------------------------|-------|---------------------|-------|--------|
| addi \$15,\$0,33                 | 0001 1100 0100 | 001000 | 00000                            | 01111 | 0000 0000 0010 0001 |       |        |
| sll \$4,\$5,2                    | 0001 1100 1000 | 000000 | 00000                            | 00101 | 00100               | 00010 | 000000 |
| add \$4,\$11,\$4                 | 0001 1100 1100 | 000000 | 01011                            | 00100 | 00100               | 00000 | 100000 |
| lw \$4,0(\$4)                    | 0001 1101 0000 | 100011 | 00100                            | 00100 | 0000 0000 0000 0000 |       |        |
| beq \$4,\$15,next                | 0001 1101 0100 | 000100 | 00100                            | 01111 | 0000 0001 1111 1000 |       |        |
| addi \$5,\$5,1                   | 0001 1101 1000 | 001000 | 00101                            | 00101 | 0000 0000 0000 0001 |       |        |
| slt \$3,\$7,\$4                  | 0001 1101 1100 | 000000 | 00111                            | 00100 | 00011               | 00000 | 101010 |
| beq \$3,\$0,notlt                | 0001 1110 0000 | 000100 | 00011                            | 00000 | 0000 0001 1111 0000 |       |        |
| add \$12,\$12,\$4                | 0001 1110 0100 | 000000 | 01100                            | 00100 | 01100               | 00000 | 100000 |
| j loop                           | 0001 1110 1000 | 000010 | 00 0000 0000 0000 0001 1100 1000 |       |                     |       |        |
| sub \$12,\$12,\$7                | 0001 1110 1100 | 000000 | 01100                            | 00111 | 01100               | 0000  | 100010 |
| j loop   0001 1111 0000   000010 |                |        | 00 0000 0000 0000 0001 1100 1000 |       |                     |       |        |

Consider the seq pseudoinstruction (page A-59). Produce efficient assembly code implementation of

```
sleu $8, $13, $22
```

Use only real instructions. Do not use any labels.

Assumption: the value in register 2 before the execution of sleu is not required by the program after the execution of sleu.

Assume that the 1hu instruction does not work (you also cannot use the 1h instruction). Assume that MIPS is a big endian processor.

Add a new pseudoinstruction to the MIPS assembly language. The new pseudoinstruction is 1hwrdu (load a half-word from memory, unsigned). This pseudoinstruction requires the specification of a destination register number, a base register number, and an offset. The contents of the base register are added to the offset and the sum is the address of a (two byte) half word in memory which is loaded, unsigned, into the destination register. Thus, the semantics are exactly the same as for the original lhu instruction). Show an efficient assembly code implementation of

```
lhwrdu $7,240($14)
```

using only real MIPS instructions. Minimize the use of registers.

Write a MIPS assembly program that will produce different results depending on whether the processor is big endian or little endian. Specifically, your program must store the value 0 into the byte at address 149 if the processor is little endian but store the value 1 into the byte at address 149 if the processor is big endian. If necessary, your program may modify bytes 6-13 in main memory as well as registers \$7, \$8, and \$9. Your program may not modify any other memory locations or registers.

```
li $7,0xF0  # 0xF0 = 1111 \ 0000

sw $7,100($0)  # M[\$0 + 100] = 0xF0

lb \$8,100(\$0)  # \$8 = F if little endian, \$8 = 0 if big endian

lb \$9,101(\$0)  # \$9 = 0 if little endian, \$9 = F if big endian

slt \$149,\$8,\$9  # \$149 = 0 if \$8>\$9, \$149\$ = 1 if \$8<\$9
```